mirror of
https://git.savannah.gnu.org/git/guix.git
synced 2025-01-21 01:26:43 +01:00
44721336de
* gnu/packages/fpga.scm (iverilog): New variable. Signed-off-by: Efraim Flashner <efraim@flashner.co.il>
110 lines
4.2 KiB
Scheme
110 lines
4.2 KiB
Scheme
;;; GNU Guix --- Functional package management for GNU
|
|
;;; Copyright © 2016 Danny Milosavljevic <dannym@scratchpost.org>
|
|
;;;
|
|
;;; This file is part of GNU Guix.
|
|
;;;
|
|
;;; GNU Guix is free software; you can redistribute it and/or modify it
|
|
;;; under the terms of the GNU General Public License as published by
|
|
;;; the Free Software Foundation; either version 3 of the License, or (at
|
|
;;; your option) any later version.
|
|
;;;
|
|
;;; GNU Guix is distributed in the hope that it will be useful, but
|
|
;;; WITHOUT ANY WARRANTY; without even the implied warranty of
|
|
;;; MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
|
|
;;; GNU General Public License for more details.
|
|
;;;
|
|
;;; You should have received a copy of the GNU General Public License
|
|
;;; along with GNU Guix. If not, see <http://www.gnu.org/licenses/>.
|
|
|
|
(define-module (gnu packages fpga)
|
|
#:use-module ((guix licenses) #:prefix license:)
|
|
#:use-module (guix packages)
|
|
#:use-module (guix download)
|
|
#:use-module (guix git-download)
|
|
#:use-module (guix build-system gnu)
|
|
#:use-module (guix build-system cmake)
|
|
#:use-module (gnu packages)
|
|
#:use-module (gnu packages pkg-config)
|
|
#:use-module (gnu packages tcl)
|
|
#:use-module (gnu packages readline)
|
|
#:use-module (gnu packages python)
|
|
#:use-module (gnu packages bison)
|
|
#:use-module (gnu packages flex)
|
|
#:use-module (gnu packages libffi)
|
|
#:use-module (gnu packages zip)
|
|
#:use-module (gnu packages perl)
|
|
#:use-module (gnu packages ghostscript)
|
|
#:use-module (gnu packages gawk)
|
|
#:use-module (gnu packages version-control)
|
|
#:use-module (gnu packages libftdi))
|
|
|
|
(define-public abc
|
|
(let ((commit "5ae4b975c49c")
|
|
(revision "1"))
|
|
(package
|
|
(name "abc")
|
|
(version (string-append "0.0-" revision "-" (string-take commit 9)))
|
|
(source (origin
|
|
(method url-fetch)
|
|
(uri
|
|
(string-append "https://bitbucket.org/alanmi/abc/get/" commit ".zip"))
|
|
(file-name (string-append name "-" version "-checkout.zip"))
|
|
(sha256
|
|
(base32
|
|
"1syygi1x40rdryih3galr4q8yg1w5bvdzl75hd27v1xq0l5bz3d0"))))
|
|
(build-system gnu-build-system)
|
|
(native-inputs
|
|
`(("unzip" ,unzip)))
|
|
(inputs
|
|
`(("readline" ,readline)))
|
|
(arguments
|
|
`(#:tests? #f ; no check target
|
|
#:phases
|
|
(modify-phases %standard-phases
|
|
(delete 'configure)
|
|
(replace 'install
|
|
(lambda* (#:key outputs #:allow-other-keys)
|
|
(let* ((out (assoc-ref outputs "out"))
|
|
(out-bin (string-append out "/bin")))
|
|
(install-file "abc" out-bin)))))))
|
|
(home-page "http://people.eecs.berkeley.edu/~alanmi/abc/")
|
|
(synopsis "Sequential logic synthesis and formal verification")
|
|
(description "ABC is a program for sequential logic synthesis and
|
|
formal verification.")
|
|
(license
|
|
(license:non-copyleft "https://fedoraproject.org/wiki/Licensing:MIT#Modern_Variants")))))
|
|
|
|
(define-public iverilog
|
|
(package
|
|
(name "iverilog")
|
|
(version "10.1.1")
|
|
(source (origin
|
|
(method url-fetch)
|
|
(uri
|
|
(string-append "ftp://ftp.icarus.com/pub/eda/verilog/v10/"
|
|
"verilog-" version ".tar.gz"))
|
|
(sha256
|
|
(base32
|
|
"1nnassxvq30rnn0r2p85rkb2zwxk97p109y13x3vr365wzgpbapx"))))
|
|
(build-system gnu-build-system)
|
|
(native-inputs
|
|
`(("flex" ,flex)
|
|
("bison" ,bison)
|
|
("ghostscript" ,ghostscript))) ; ps2pdf
|
|
(home-page "http://iverilog.icarus.com/")
|
|
(synopsis "FPGA Verilog simulation and synthesis tool")
|
|
(description "Icarus Verilog is a Verilog simulation and synthesis tool.
|
|
It operates as a compiler, compiling source code written in Verilog
|
|
(IEEE-1364) into some target format.
|
|
For batch simulation, the compiler can generate an intermediate form
|
|
called vvp assembly.
|
|
This intermediate form is executed by the ``vvp'' command.
|
|
For synthesis, the compiler generates netlists in the desired format.")
|
|
;; GPL2 only because of:
|
|
;; - ./driver/iverilog.man.in
|
|
;; - ./iverilog-vpi.man.in
|
|
;; - ./tgt-fpga/iverilog-fpga.man
|
|
;; - ./vvp/vvp.man.in
|
|
;; Otherwise would be GPL2+.
|
|
;; You have to accept both GPL2 and LGPL2.1+.
|
|
(license (list license:gpl2 license:lgpl2.1+))))
|